# MOS DIGITAL INTEGRATED CIRCUIT $\mu PD1990AC$ # SERIAL I/O CALENDAR & CLOCK CMOS LSI The $\mu$ PD1990AC is a CMOS integrated circuit having a clock function, which has been designed with the intent of connecting to microcomputer. This IC counts independently the month, date, day of the week, hour, minute and second, and is able to have the output and input of these time data freely upon command from the microcomputer. By employing this IC, the microcomputer is freed from performing clock functions, and will be able to be use exclusively to other complicated operations. The $\mu$ PD1990AC employs the oscillation of a 32.768 kHz crystal as a reference. And all functions are enclosed in a 14 pin dual in-line package. #### **FEATURES** - Timekeeping (hours, minutes and seconds) and calendar (months, date and day of the week). - Serial input and output of date. (Input & output code: All digits Binary Coded Decimal, except "Month" which is Hexa-Decimal Code) - Reference frequency is 32.768 kHz, which is generated by a crystal oscillator circuit. - Provided with timing pulse outputs. (Selection of 64 Hz, 256 Hz or 2 048 Hz is possible.) - By using CS (chip selection) terminal, multi-chip applications are possible. # PACKAGE DIMENSIONS in millimeters (inches) #### CONNECTION DIAGRAM (Top View) | NO. | Terminology | NO. | Terminology | |-----|----------------|-----|---------------------| | 1 | c <sub>2</sub> | 8 | CLK | | 2 | C <sub>1</sub> | 9 | DATA OUT | | 3 | c <sub>0</sub> | 10 | TP | | 4 | STB | 11 | OUT ENBL | | 5 | CS | 12 | XTAL | | 6 | DATA IN | 13 | XTAL | | 7 | GND(VSS) | 14 | V <sub>DD</sub> (+) | #### SERIAL I/O CALENDAR BLOCK DIAGRAM $f_{OSC} = 32.768 \text{ kHz}$ $V_{DD} = 2.0 \text{ to } 5.5 \text{ V}$ #### ABSOLUTE MAXIMUM RATINGS | Supply Voltage | $V_{DD}-V_{SS}$ | 6.0 | V | |-----------------------------|-----------------|--------------------------------|----| | Input Voltage | VIN | $V_{SS}$ =0.3 to $V_{DD}$ +0.3 | V | | Operating Temperature Range | $T_{opt}$ | -40 to +85 | °C | | Storage Temperature Range | $T_{stg}$ | -55 to +125 | °C | | Output Terminal Voltage | Vout | V <sub>SS</sub> -0.3 to 6.0 | V | # ELECTRICAL CHARACTERISTICS (f=32.768 kHz,Cg=CD=20 pF,Xtal Rg=20 kΩ,Ta=25 °C) | CHARACTERISTIC | SYMBOL | MIN. | TYP. | MAX. | UNIT | TEST CONDITIONS | |------------------------------|----------------------------------|--------------------|------|--------------------|------|-------------------------------------------------------------------| | Operating Voltage | V <sub>DD</sub> -V <sub>SS</sub> | 2.00 | | 5.50 | ٧ | | | Current Consumption | ISS | | 20 | 50 | μΑ | V <sub>DD</sub> -V <sub>SS</sub> =3.60 V | | Low Level Output Current | lor | *500 | | | μΑ | V <sub>DD</sub> -V <sub>SS</sub> =2.0 V<br>V <sub>OL</sub> =0.4 V | | CLK Input Frequency | fCLK | DC | | 100 | kHz | V <sub>DD</sub> -V <sub>SS</sub> =2.0 V,Duty 50 % | | Input Leakage Current | liN | | | 1 | μΑ | V <sub>DD</sub> -V <sub>SS</sub> =3.60 V | | High Level Input Voltage | VIH | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | | Low Level Input Voltage | VIL | VSS | | 0.2V <sub>DD</sub> | ٧ | | | Oscillation Starting Voltage | VSTA | 2.0 | | | ٧ | T <sub>STA</sub> =10 s | <sup>\*</sup> TP and DATA OUT are N-channel open drain output. # A.C. ELECTRICAL CHARACTERISTICS (FOR REFERENCE --- NOT SPECIFIED) (f=32.768 kHz, VDD-VSS=2.0 V, Ta=25 °C) | | | | | | | • - | |---------------------------------------|-------------------|------|------|------|------|----------------------------------------------| | CHARACTERISTIC | SYMBOL | MIN. | TYP. | MAX, | UNIT | TEST CONDITIONS | | G <sub>J</sub> ~2, CS-STB Set-up Time | tsu | 2 | | | μs | | | STB Pulse Width | T <sub>STB</sub> | 2 | | | μs | | | C <sub>0</sub> ~2, CS−STB Hold Time | THLD | 2 | | | μs | | | STB LATCH Delay Time | <sup>t</sup> d1 | | | *4 | μs | except Time Read mode | | CLK-DATA OUT Delay Time | t <sub>dc-o</sub> | | | 2 | μs | R <sub>L</sub> =33 kΩ, C <sub>L</sub> =15 pF | | DATA IN Set-up Time | tDSU | 2 | | | μs | | | DATA IN Hold Time | tDHLD | 2 | | | μs | | <sup>\*</sup> Note: When group 0 is Time Read mode, STB LATCH delay time is 40 $\mu$ s MAX. (td2). #### **FUNCTION SPECIFICATIONS** - Reference frequency (X tal osc.). - o 32.768 kHz - Data. - Hours, Minutes, Seconds, Months, Date and Days of the Week ("Hours" 24 hour form) (Automatic adjustment of long and short months). The data is output in order to "Second", "Minute", "Hour", "Day", "Day of Week", "Month". Refer to Fig. 1. - Data format - Binary Coded Decimal (except "Month" which is Hexa-Decimal Code) - Data input-output and Clock. - Serial input, serial output. - Data input and output in synchronization with the clock input from the CLK. - Timing pulse output. - One of 64 Hz, 256 Hz or 2 048 Hz can be selected by command. - Mode selection. - Selected according to input to C<sub>0</sub>, C<sub>1</sub>, C<sub>2</sub>. - Group "0" C<sub>2</sub>=0 Register control (control of data input-output). - Group "1" C<sub>2</sub>=1 Tp selection (Selection of timing pulses) and TEST MODE setting. - Commands of group "0" and those of group "1" are independently latched by the STB input. - Chip select. - CLK and STB inputs prohibited by connecting CS input to GND (VSS) level. - Prohibition of output of data. - Making OUT ENBL input GND level DATA OUT terminal become high impedance. - Leap year - The correction for length of the month is automatically performed and leap year is not automatically performed. But it is possible to set calendar FEB. 29, and the day after, it will be Mar. 1. | (mexa | Day of Week | Ten's of | Unit of | Ten's of | Unit of | Ten's of | Unit of | Ten's of | Unit of seconds | |------------------|-------------|----------|---------|----------|---------|----------|---------|----------|-------------------| | -Decimal) | . [ | days | days | hours | hours | minutes | minutes | seconds | (BCD) | | $(D_3D_2D_1D_0)$ | (0~ 6) | (BCD) | (BCD) | (BCD) | (BÇD) | (BCD) | (BCD) | (BCD) | $D_3 D_2 D_1 D_0$ | 40 Bit Shift Register DATA of 40 Bit Shift Register appears on DATA OUT terminal from LSB of Second. #### **TERMINALS** Input terminals. DATA IN Data input of 40 bit shift register. CLK Shift clock input of 40 bit shift register. ○ C<sub>0</sub>~C<sub>2</sub> Command input (3 bit). STB Strobe input. CS Chip select input (Prohibits CLK & STB). OUT ENBL Output control input (Makes the DATA OUT high impedance by inputting low level). Output terminals. (N-channel Open Drain) DATA OUT Data output of 40 bit shift register. TP Time pulse output. Oscillation terminals. XTAL Oscillation inverter input (OSC IN). XTAL Oscillation inverter output (OSC OUT). Power supply terminals. VDD Plus power supply. o GND (VSS) Common line. ### **COMMAND SPECIFICATIONS** | Group | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | FUNCTION | | | | | | |-------|----------------|----------------|----------------|----------------------------------------------|-------------------|--|--|--|--| | 0 | 0 | 0 | 0 | Register Hold | DATA OUT = 1 Hz | | | | | | | 0 | 0 | 1 | (TEST MODE is released)<br>Register Shift | DATA OUT = [LSB] | | | | | | | 0 | 1 | 0 | Time Set & Counter Hold | DATA OUT = [LSB] | | | | | | | 0 | 1 | 1 | Time Read | DATA OUT = 0.5 Hz | | | | | | | 1 | 0 | 0 | TP = 64 Hz Set<br>(TEST MODE is released) | | | | | | | 1 | 1 | 0 | 1 | TP = 256 Hz Set<br>(TEST MODE is released) | | | | | | | | 1 | 1 | 0 | TP = 2 048 Hz Set<br>(TEST MODE is released) | | | | | | | | 1 | 1 | 1 | TEST MODE is released) | | | | | | <sup>\*</sup> Groups "0" and "1" hold their functions independently, in other word, the command of the group "0" ("1") can change the group "0" ("1") function mode only. Then you must release the μPD1990AC from TEST MODE by setting commands of TP selection (group "1") or Register Hold Mode. - Command input. - 3 bit, binary code input. C<sub>0</sub>,C<sub>1</sub>,C<sub>2</sub> - Number of commands. Register control TP control TEST MODE set 3 8 l #### Commands. - Register control [Group "0"] - **★** Register Hold MODE [0 0 0] Holds the 40 Bit Shift Register, The data is held, and shifting of the data becomes impossible. 1 Hz is output from the DATA OUT terminal. The TEST MODE is released by this command. **★** Shift MODE [0 0 1] Shifting of data of the 40 Bit Shift Register becomes possible. Data is shifted in synchronization with the clock input on CLK terminal. DATA OUT terminal outputs data from [LSB] of the 40 Bit Shift Register. ★ Time set MODE [0 1 0] Presets the data of the 40 Bit Shift Register in the Time Counter. Resets the Flip-Flop (F/F) of 11 to 15 bits of the 15 Stage Binary Divider and hold the Time Counter. By setting other command of group "0", the Time Counter is released from the reset and the hold. [LSB] is output from the DATA OUT terminal. Shifting of data becomes impossible. **★** Time read MODE [0 1 1] Reads into the 40 Bit Shift Register the data of the Time Counter. DATA OUT terminal outputs the data of [LSB] ([LSB]=0.5 Hz). Shifting of data becomes impossible. - TP control [Group "1"] - **★** TP = 64 Hz set MODE [1 0 0] 64 Hz (duty 50 %) is output from the TP terminal. **★** TP = 256 Hz set MODE [1 0 1] 256 Hz (duty 50 %) is output from the TP terminal. **★** TP = 2048 Hz set MODE [1 1 0] 2048 Hz (duty 50 %) is output from the TP terminal. **★ TEST MODE set MODE [1 1 1]** Sets up the TEST MODE (Not used for ordinary operation). When TEST MODE is released by Register Hold MODE [000], TP terminal is 64 Hz output. TEST MODE (Set by command of TEST mode (111)) In this mode DATA OUT terminal is enabled in spite of OUT ENBL input. There are 2 type TEST MODE selected by OUT ENBL terminal. #### TEST MODE 1 : OUT ENBL = 0 In this mode every Counter ("Month", "Day of Week", "Date", "Hour", "Minute", "Second") is advanced at a 1024 Hz in parallel. In this case overflow carry of each counter is not affect to the next counter. #### TEST MODE 2 ; OUT ENBL = 1 In this mode TIME COUNTER is advanced at 1 024 Hz in stead of 1 Hz from "Second" counter input. Following table shows the signals appeared on DATA OUT and TP terminals during the $\mu$ PD1990AC is in the TEST MODE. | MODE | CODE<br>C <sub>2</sub> C <sub>1</sub> C <sub>0</sub> | DATA OUT | | OTHERS | | |----------------|------------------------------------------------------|------------------------------|-------|------------------------------|----------------------------------------------------------| | REGISTER HOLD | 0 0 0 | 1 Hz | 64 Hz | *By this comm | · · · · · · · · · · · · · · · · · · · | | REGISTER SHIFT | 0 0 1 | LSB of 40 Bit S/R "0" or "1" | 32 Hz | TEST<br>MODE<br>is remained. | T/C is advanced at 1 024 Hz in parallel or serial. | | TIME SET | 0 1 0 | LSB of 40 Bit S/R "0" or "1" | 32 Hz | | | | TIME READ | 0 1 1 | 512 Hz | 32 Hz | | T/C is advanced<br>at 1 024 Hz in<br>parallel or serial. | S/R = Shift Register T/C = Time Counter \*Note: While µPD1990AC is TEST Mode, by setting the Register Hold mode (Group "0" mode), Test Mode changes TP=64 Hz mode in group "1" and as a result Register Hold mode is set. 1 Hz appears on DATA OUT terminal and 64 Hz appears on TP terminal. #### DATA INPUT/OUTPUT TIMING DIAGRAM Command (C2, C1, C0) is set to [001] (Shift Mode). CS = "H" CLK "10" SEC SÉC. MIN. MONTH D/W DATA INPUT IN July 16 (Sun.) TIMING 2 Hours 24 Minutes 35 Seconds. OUT **ENBL** SEC 10" SEC MIN. D/W MONTH OUTPUT (Note) TIMING DATA November 25 (Sat.) OUT 2 Hours 23 Minutes 49 Seconds. 33 34 35 36 37 38 39 0 1 2 3 5 6 7 8 9 1011 4 Written-in data LSB ("H") appears at output. (Note) Reading-in timing of CPU (Trailing edge of CLK). #### TIMING DIAGRAM FOR SETTING COMMANDS tsu = 2 $\mu$ s MIN. thld = 2 $\mu$ s MIN. tstb = 2 $\mu$ s MIN. td1 = 4 $\mu$ s MAX. (In case of being in ordinally mode.) td2 = 40 $\mu$ s MAX. (In case of being in the Time Read mode.) ts\_c = 2 $\mu$ s MIN. Note: \* Setting Register Shift command (001), input level of the CLK must be low level. \*\* The delay time until new mode becomes valid is 4 $\mu$ s. MAX. (t<sub>d1</sub>). But in the case of $\mu$ PD1990AC being in the Time Read mode, it takes 40 $\mu$ s MAX. (t<sub>d2</sub>). # TIMING DIAGRAM OF DATA INPUT AND OUTPUT $t_{dC-0}$ : 2 $\mu s$ MAX. (RL=33 $k\Omega$ , CL=15 pF) $t_{DSU}$ : $2 \mu s MIN$ . $t_{DHLD}$ : $2 \mu s MIN$ . # INPUT AND OUTPUT CIRCUITS FOR µPD1990AC #### Input circuits (for C2, C1, C0, STB, DATA IN, CLK, OUT ENBL, CS) #### Output circuits (for DATA OUT, TP terminals) # **APPLICATION CIRCUIT** # POWER SUPPLY CIRCUIT # POWER DOWN PROTECTION CIRCUIT The Power Down of VCC line makes CS terminal inactive, with R1 and R2 resistors. The trigger level of this circuit is calculated as following. $$V_{\text{trigger}} = \frac{(R1+R2) \cdot V_{\text{BE}} \text{Tr} 3}{R2}$$ # INPUT INTERFACE For other input (C2, C1, C0, DATA IN, CLK, OUT ENBL) # **OUTPUT INTERFACE (DATA OUT, TP)** # **APPLICATION**