#### 65,536 WORD × 16 BIT DYNAMIC RAM #### DESCRIPTION The TC511665BJ/BZ is the new generation dynamic RAM organized 65,536 words by 16 bits. The TC511665BJ/BZ utilizes TOSHIBA's CMOS Silicon gate process technology as well as advanced circuit techniques to provide wide operating margins, both internally and to the system user. Multiplexed address inputs permit the TC511665BJ/BZ to be packaged in a standard 40 pin plastic SOJ and 40 pin plastic ZIP. The package size provides high system bit densities and is compatible with widely available automated testing and insertion equipment. System oriented features include single power supply of 5V±10% tolerance, direct interfacing capability with high performance logic families such as Schottky TTL. #### **FEATURES** • 65,536 word by 16 bit organization Fast access time and cycle time | | | TC511665BJ/BZ - | | | | |-----------------|----------------------------|-----------------|--------------|--|--| | trac | RAS Access Time | 80ns | 100ns | | | | taa | Column Address Access Time | 45ns | 55ns | | | | tCAC | CAS Access Time | 30ns | 35ns | | | | t <sub>RC</sub> | Cycle Time | 135ns | 170ns | | | | t <sub>PC</sub> | Fast Page Mode Cycle Time | 55ns | 65n <b>s</b> | | | - Single power supply of 5V±10% with a builtin VBB generator - Low Power 633mW MAX. Operating (TC511665BJ/BZ-80) 495mW MAX. Operating (TC511665BJ/BZ-10) 5.5mW MAX. Standby - Outputs unlatched at cycle end allows twodimensional chip seleciton - Read-Modify-Write, CAS before RAS refresh, RAS-only refresh, Hidden refresh, Write-Per-Bit and Fast Page Mode capability - · All inputs and outputs TTL compatible - 256 refresh cycles/4ms - Package TC511665BJ:SOJ40-P-400 TC511665BZ:ZIP40-P-475 ### PIN CONNECTION (TOP VIEW) ### PIN NAMES | SYMBOL | NAME | | | | | | | | |------------|-----------------------|--|--|--|--|--|--|--| | A0~A7 | Address Inputs | | | | | | | | | RAS | Row Address Strobe | | | | | | | | | <u>ZAS</u> | Column Address Strobe | | | | | | | | | WB/WE | Write Per Bit/ | | | | | | | | | VVB/VVE | Read/Write Input | | | | | | | | | ŌĒ | Output Enable | | | | | | | | | W1/101~ | Write Selection/ | | | | | | | | | W16/1016 | Data Input/Output | | | | | | | | | Vcc | Power ( + 5V) | | | | | | | | | Vss | Ground | | | | | | | | | N.C. | No Connection | | | | | | | | ### **BLOCK DIAGRAM** ### ABSOLUTE MAXIMUM RATINGS | ITEM | SYMBOL | RATING | UNIT | NOTE | |------------------------------|------------------|----------|----------|------| | Input Voltage | V <sub>IN</sub> | -1~7 | V | 1 | | Output Voltage | Vout | -1~7 | V | 1 | | Power Supply Voltage | Vcc | - 1~7 | V | 1 | | Operating Temperature | TOPR | 0~70 | *c | 1 | | Storage Temperature | T <sub>STG</sub> | - 55~150 | •c | 1 | | Soldering Temperature · Time | TSOLDER | 260 · 10 | *C · sec | 1 | | Power Dissipation | PD | 700 | mW | 1 | | Short Circuit Output Current | lout | 50 | mA | 1 | ### RECOMMENDED DC OPERATING CONDITIONS (Ta = $0 \sim 70$ °c) | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | NOTE | |--------|---------------------------------------------------|----------|------|------|------|------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | V | 2 | | VIH | Input High Voltage | 2.4 | - | 6.5 | V | 2 | | VIL | input Low Voltage<br>(A0~A7, RAS, CAS, WB/WE, OE) | - 1.0 *1 | _ | 0.8 | ٧ | 2 | | ViL | Input Low Voltage (W1/IO1~W16/IO16) | - 0.5 *2 | _ | 0.8 | V | 2 | <sup>\*1 -2.5</sup>V at pulse width≤ 20ns ### DC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5V ± 10%, Ta = 0~70°c) | SYMBOL | PARAMETER | | MIN. | MAX. | UNIT | NOTE | |------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|---------|-------| | | OPERATING CURRENT | TC511665BJ/BZ-80 | - | ÷115 | | 2.4.5 | | lcc1 | Average Power Supply Operating Current (RAS, CAS, Address Cycling: t <sub>RC</sub> = t <sub>RC</sub> MIN. ) | TC511665BJ/BZ-10 | - | 90 | mA | 3,4,5 | | I <sub>CC2</sub> | STANDBY CURRENT Power Supply Standby Current (RAS = CAS = V <sub>IH</sub> ) | rent | | 2 | mA | | | l | RAS ONLY REFRESH CURRENT | TC511665BJ/BZ-80 | - | 115 | mA | 3, 5 | | <sub>l</sub> cc3 | Average Power Supply Current, RAS Only Mode (RAS Cycling, CAS = V <sub>IH</sub> : t <sub>RC</sub> = t <sub>RC</sub> MIN. ) | TC511665BJ/BZ-10 | - | 90 | | 3,3 | | l <sub>CC4</sub> | FAST PAGE MODE CURRENT | TC5116658J/8Z-80 | - 70 | mA | 3, 4, 5 | | | 1004 | Average Power Supply Current, Fast Page Mode (RAS = V <sub>IL</sub> , CAS, Address Cycling: t <sub>PC</sub> = t <sub>PC</sub> MIN.) | TC511665BJ/BZ-10 | - | 60 | | 3,4,3 | | lccs | STANDBY CURRENT Power Supply Standby Current (RAS = CAS = V <sub>CC</sub> - 0.2V) | | - | 1 | mA | | | lcc6 | CAS BEFORE RAS REFRESH CURRENT | TC511665BJ/8Z-80 | - | 115 | mA | 3 | | 'CC6 | Average Power Supply Current, CAS Before RAS Mode (RAS, CAS Cycling: t <sub>RC</sub> = t <sub>RC</sub> MIN. ) | TC511665BJ/BZ-10 | - | 90 | i iii A | | | ار (L) | INPUT LEAKAGE CURRENT Input Leakage Current, any input (0V≤V <sub>IN</sub> ≤6.5V, All Other Pins Not Under Test = 0V) | | | 10 | μА | | | lo (L) | OUTPUT LEAKAGE CURRENT (Dout is disabled, 0V≤Vout≤5.5V) | | | 10 | μА | | | Voн | OUTPUT LEVEL Output "H" Level Voltage (I <sub>OUT</sub> = -2.5mA) | | | - | v | | | VOL | OUTPUT LEVEL Output "L" Level Voltage (I <sub>OUT</sub> = 2.1mA) | | - | 0.4 | ٧ | | <sup>\*2 -2.0</sup>V at pulse width ≤ 20ns ### ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS $(V_{CC} = 5V \pm 10\%, Ta = 0 \sim 70^{\circ}c)(Notes 6, 7, 8)$ | | | $(V_{CC} = 5V)$ | 10%, 1 | a = 0 | 70 0)(140 | ites o, | 7, 0) | |-------------------|---------------------------------------------|-----------------|------------|--------|------------------|---------|----------| | | | TC5116 | 658J/BZ-80 | TC5116 | TC511665BJ/BZ-10 | | | | SYMBOL | PARAMETER | MIN. | MAX. | MIN. | MAX. | UNIT | NOTE | | t <sub>RC</sub> | Random Read or Write Cycle Time | 135 | | 170 | _ | ns | | | temw | Read-Modify-Write Cycle Time | 180 | - | 225 | _ | ns | | | tpC | Fast Page Mode Cycle Time | 55 | _ | 65 | _ | ns | | | t <sub>PRMW</sub> | Fast Page Mode Read-Modify-Write Cycle Time | 100 | | 120 | _ | ns | | | trac | Access Time from RAS | _ | 80 | _ | 100 | ns | 9,14,1 | | tCAC | Access Time from CAS | | 30 | _ | 35 | ns | 9,14 | | taa | Access Time from Column Address | | 45 | - | 55 | ns | 9,15 | | tcpa | Access Time from CAS Precharge | _ | 50 | _ | 60 | ns | 9 | | tcız | CAS to Output in Low-Z | 0 | - | 0 | _ | ns | 9 | | toff | Output Buffer Turn-off Delay | 0 | 20 | 0 | 20 | nş | 10 | | t <sub>T</sub> | Transition Time (Rise and Fall) | 3 | 50 | 3 | 50 | ns | 8 | | t <sub>RP</sub> | RAS Precharge Time | 45 | _ | 60 | _ | ns | | | t <sub>RAS</sub> | RAS Pulse Width | 80 | 10,000 | 100 | 10,000 | ns | | | tRASP | RAS Pulse Width (Fast Page Mode) | 80 | 100,000 | 100 | 100,000 | ns | | | trsh | RAS Hold Time | 30 | _ | 35 | | ns | | | tcsH | CAS Hold Time | 80 | _ | 100 | _ | ns | | | t <sub>CAS</sub> | CAS Pulse Width | 30 | 10,000 | 35 | 10,000 | ns | | | t <sub>RCD</sub> | RAS to CAS Delay Time | 20 | 50 | 20 | 65 | ns | 14 | | tRAD | RAS to Column Address Delay Time | 15 | 35 | 15 4 | 45 | ns | 15 | | tcap | CAS to RAS Precharge Time | 5 | | 5 | _ | ns | | | t <sub>CP</sub> | CAS Precharge Time | 10 | _ | 10 | _ | ns | | | tasa | Row Address Set-Up Time | 0 | _ | 0 | | ns | | | trah | Row Address Hold Time | 10 | - | 10 | - | ns | | | tasc | Column Address Set-Up Time | 0 | - | 0 | - | ns | 1 | | 1 <sub>CAH</sub> | Column Address Hold Time | 15 | - | 15 | | ns | | | TAR | Column Address Hold Time referenced to RAS | 55 | | 65 | - | ns | <u> </u> | | TRAL | Column Address to RAS Lead Time | 45 | | 55 | - | ns | | | tecs | Read Command Set-Up Time | 0 | _ | 0 | _ | ns | | | trch | Read Command Hold Time | 0 | _ | 0 | _ | ns | 11 | | tarh | Read Command Hold Time referenced to RAS | 0 | _ | 0 | - | ns | 11 | | twch | Write Command Hold Time | 15 | _ | 15 | _ | ns | | | twck | Write Command Hold Time referenced to RAS | 55 | - | 65 | - | ns | | | twp | Write Command Pulse Width | 15 | _ | 15 | _ | ns | | | tRWL | Write Command to RAS Lead Time | 20 | - | 20 | - | ns | | | towi | Write Command to CAS Lead Time | 20 | | 20 | _ | ns | | | tos | Data Set-Up Time | 0 | - | 0 | _ | ns | 12 | | t <sub>DH</sub> | Data Hold Time | 15 | _ | 15 | | ns | 12 | ### ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (Continued) | | | TC5116 | 65BJ/BZ-80 | TC5116 | 658J/BZ-10 | UNIT | NOTE | |-------------------|--------------------------------------------------------|--------|------------|--------|------------|------|------| | SYMBOL | PARAMETER | MIN. | MAX. | MIN. | MAX. | | | | t <sub>DHR</sub> | Data Hold Time referenced to RAS | 55 | _ | 65 | _ | ns | | | tREF | Refresh Period | - | 4 | | 4 | ms | | | twcs | Write Command Set-UP Time | 0 | - | 0 | - | ns | 13 | | t <sub>CWD</sub> | CAS to WE Delay Time | 50 | 1 | 65 | - | ns | 13 | | tRWD | RAS to WE Delay Time | 100 | 1 | 130 | - | ns | 13 | | <sup>t</sup> CPWD | CAS Precharge to WE Delay Time (Fast Page Mode) | 70 | 1 | 90 | - | ns | 13 | | t <sub>AWD</sub> | Column Address to WE Delay Time | 65 | - | 85 | - | ns | 13 | | tcsa | CAS Set-Up Time (CAS before RAS Cycle) | 5 | _ | 5 | - | ns | | | t <sub>CHR</sub> | CAS Hold Time (CAS before RAS Cycle) | 10 | _ | 10 | _ | ns | | | t <sub>RPC</sub> | RAS to CAS Precharge Time | 0 | - | 0 | _ | ns | | | t <sub>CPT</sub> | CAS Precharge Time (CAS before RAS Counter Test Cycle) | 40 | | 40 | _ | ns | | | t <sub>ROH</sub> | RAS Hold Time referenced to OE | 10 | _ | 10 | _ | ns | | | t <sub>OEA</sub> | OE Access Time | - | 25 | - | 30 | ns | 9 | | t <sub>OED</sub> | OE to Data Delay | 10 | _ | 20 | - | ns | | | toez | Output Buffer Turn Off Delay Time from OE | 0 | 10 | 0 | 20 | ns | 10 | | t <sub>OEH</sub> | OE Command Hold Time | 10 | _ | 20 | _ | ns | | | tops | Output Disable Set-Up Time | 0 | - | 0 | | กร | | | twes | Write Per Bit Set-Up Time | 0 | _ | 0 | _ | nş | | | twsH | Write Per Bit Hold Time | 10 | _ | 10 | _ | ns | | | twos | Write Per Bit Selection Set-Up Time | 0 | _ | 0 | _ | ns | | | twoH | Write Per Bit Selection Hold Time | 10 | | 10 | | ns | | ### CAPACITANCE ( $V_{CC} = 5V \pm 10\%$ , f = 1MHz, $T_0 = 0 \sim 70^{\circ}C$ ) | SYMBOL | PARAMETER | MIN: | MAX. | UNIT | |--------|------------------------------------------------|------|------|------| | Ci | Input Capacitance (A0~A7, RAS, CAS, WB/WE, OE) | - | 7 | pF | | Co | Input/Output Capacitance (W1/IO1~W16/IO16) | - | 7 | pF | #### NOTES: - 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. - 2. All voltages are referenced to VSS. - 3. ICC1, ICC3, ICC4, ICC6 depend on cycle rate. - 4. ICC1, ICC4 depend on output loading. Specified values are obtained with the outputs open. - 5. Column Address can be changed once or less while RAS=VIL and CAS=VIH. - 6. An initial pause of 200µs is required after power-up followed by 8 RAS only refresh cycles before proper device operation is achieved. In case of using internal refresh counter, a minimum of 8 CAS before RAS refresh cycles instead of 8 RAS only refresh cycles are required. - 7. AC measurements assume $t_T = 5$ ns. - 8. V<sub>IH</sub> (min.) and V<sub>IL</sub> (max.) are reference levels for measuring timing of input signals. Also, transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>. - 9. Measured with a load equivalent to 1 TTL load and 50pF. - 10. toff (max.) and toez (max.) define the time at which the outputs achieve the open circuit condition and are not referenced to output voltage levels. - 11. Either tRCH or tRRH must be satisfied for a read cycle. - 12. These parameters are referenced to $\overline{CAS}$ leading edge in early write cycles and to $(\overline{WB}/)$ $\overline{WE}$ leading edge in read-modify-write cycles. - 13. twcs, trwd, tcwd, tawd and tcpwd are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If twcs≥twcs (min.) the cycle is an early write cycle and data out pins will remain open circuit (high impedance) through the entire cycle; If trwd≥trwd (min.), tcwd≥tcwd (min.), tawd≥tawd (min.) and tcpwd≥tcpwd (min.), the cycle is a read-modify-write cycle and the data out will contain data read from the selected cell: If neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. - 14. Operation within the tRCD (max.) limit insures that tRAC (max.) can be met. tRCD (max.) is specified as a reference point only: If tRCD is greater than the specified tRCD (max.) limit, then access time is controlled by tCAC. - 15. Operation within the t<sub>RAD</sub> (max.) limit insures that t<sub>RAC</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only: If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max.) limit, then access time is controlled by t<sub>AA</sub>. ### WRITE CYCLE (OE CONTROLLED WRITE) : "H" or "L" ### READ-MODIFY-WRITE CYCLE ### FAST PAGE MODE READ CYCLE ### FAST PAGE MODE WRITE CYCLE (EARLY WRITE) ### FAST PAGE MODE READ-MODIFY-WRITE CYCLE : "H" or "L" ### RAS ONLY REFRESH CYCLE ### CAS BEFORE RAS REFRESH CYCLE Note: DIN, WB/WE, OE, A0~A7 = "H" or "L" : "H" or "L" ### HIDDEN REFRESH CYCLE (READ) ### HIDDEN REFRESH CYCLE (WRITE) ### CAS BEFORE RAS REFRESH COUNTER TEST CYCLE ### APPLICATION INFORMATION #### <u>ADDRESSING</u> The 16 address bits required to decode 1 of the 65,536 cell locations within the TC511665BJ/BZ are multiplexed onto the 8 address inputs and latched into the on-chip address latches by externally applying two negative going TTL-level clocks. The first clock, the Row address Strobe ( $\overline{RAS}$ ), latches the 8 row address bits into the chip. The second clock, the Column Address Strobe ( $\overline{CAS}$ ), subsequently latches the 8 column address bits into the chip. Each of these signals, $\overline{RAS}$ and $\overline{CAS}$ triggers a sequence of events which are controlled by different delayed internal clocks. The two clock chains are linked together logically in such a way that the address multiplexing operation is done outside of the critical path timing sequence for read data access. The later events in the $\overline{\text{CAS}}$ clock sequence are inhibited until the occurrence of a delayed signal derived from the $\overline{\text{RAS}}$ clock chain. The "gated $\overline{\text{CAS}}$ " feature allows the $\overline{\text{CAS}}$ clock to be externally activated as soon as the Row Address Hold Time specification ( $t_{\text{RAH}}$ ) has been satisfied and the address inputs have been changed from Row address to Column address information. #### Data Inputs A write cycle is performed by bringing $(\overline{WB})$ $\overline{WE}$ low during the $\overline{RAS}/\overline{CAS}$ operation. The falling edge of $\overline{CAS}$ or $(\overline{WB})$ $\overline{WE}$ strobes data on (Wi) IOi into the on-chip data latch. To make use of the write-per-bit capability $\overline{WB}$ ( $\overline{WE}$ ) must be low as $\overline{RAS}$ falls. In this case data bits to which the write operation is applied can be specified by keeping Wi (/IOi) high with set-up and hold times referenced to the $\overline{RAS}$ negative transition. For those data bits of Wi (/IOi) that are kept low as $\overline{RAS}$ falls the write operation is inhibited on the chip. If $\overline{WB}(\overline{WE})$ is high as $\overline{RAS}$ falls, the write-per-bit capability does not work and the write operation is performed for all four data bits. #### Data Outputs The three-state output buffers provide direct TTL compatibility with a fan-out of a standard TTL load. Data-out is the same polarity as data-in. The outputs are in the high-impedance state until $\overline{CAS}$ is brought low. In a read cycle the outputs go active after the access time interval trac and toea are satisfied. The outputs become valid after the access time has elapsed and remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high impedance state. In an early-write cycle, the outputs are always in the high-impedance state. In a delayed-write or read-modify-write cycle, the outputs will follow the sequence for the read cycle. The $\overline{OE}$ controls the impedance of the output buffers. In the logic high position the buffers will remain in a high impedance state. When the $\overline{OE}$ input is brought to a logical low level, the output buffers are enabled. Both $\overline{CAS}$ and $\overline{OE}$ can control the outputs. Thus in a read operation, either $\overline{OE}$ or $\overline{CAS}$ returning high forces the outputs into the high impedance state. #### RAS ONLY REFRESH Refresh of the dynamic cell matrix is accomplished by performing a memory cycle at each of the 256 row addresses (A0~A7) within each 4 millisecond time interval. Although any normal memory cycle will perform the refresh operation, this function is most easily accomplished with "RAS-only" cycles, RAS only refresh results in a substantial reduction in operating power. This reduction in power is reflected in the ICC3 specification. #### CAS BEFORE RAS REFRESH CAS before RAS refreshing available on the TC511665BJ/BZ offers an alternate refresh method. If CAS is held on low for the specified period (tcsr) before RAS goes to low, on chip refresh control clock generations and the refresh address counter are enabled, and an internal refresh operation takes place. After the refresh operation is performed, the refresh address counter is automatically incremented in preparation for the next CAS before RAS refresh operation. #### FAST PAGE MODE The "Fast Page Mode" feature of the TC511665BJ/BZ allows for successive memory operations at multiple column locations of the same row address with increased speed without an increase in power. This is done by strobing the row address into the chip and maintaining the RAS signal at a logic 0 throughout all successive memory cycles in which the row address is common. This "Fast page Mode" of operation will not dissipate the power associated with the negative going edge of RAS. Also, the time required for strobing in a new address is eliminated, thereby decreasing the access and cycle times. ### HIDDEN REFRESH An optional feature of the TC511665BJ/BZ is that refresh cycles may be performed while maintaining valid data at the output pins. This is referred to as Hidden Refresh. Hidden Refresh is performed by holding CAS at VIL and taking RAS high and after a specified precharge period (tRP), executing a CAS before RAS refresh cycle. (see Figure below) This feature allows a refresh cycle to be "Hidden" among data cycles without affecting the data availability. ### CAS BEFORE RAS REFRESH COUNTER TEST The internal refresh operation of TC511665BJ/BZ can be tested by "CAS BEFORE RAS REFRESH COUNTER TEST". This cycle performs READ/WRITE operation taking the internal counter address as row address and the input address as column address. The test is performed after a minimum of 8 CAS before RAS cycles as initialization cycles. The test procedure is as follows. - ① Write "0" into all the memory cells at normal write mode. - Select one certain column address and read "0" out and write "1" in each cell by performing "CAS BEFORE RAS REFRESH COUNTER TEST (READ-MODIFY-WRITE CYCLE)". Repeat this operation 256 times. - 3 Check "1" out of 256 bits at normal read mode, which was written at Q. - Using the same column as ②, read "1" out and write "0" in each cell performing "CAS BEFORE RAS REFRESH COUNTER TEST". Repeat this operation 256 times. - 5 Check "0" out of 256 bits at normal read mode, which was written at 4. - 6 Perform the above 1 to 5 to the complement data. á