## United States Patent [19] ## **Oguchi** [11] Patent Number: 4,491,834 [45] Date of Patent: Jan. 1, 1985 | [54] | DISPLAY | CONTROLLING APPARATUS | | | | |------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|--| | [75] | Inventor: | Tetsuji Oguchi, Tokyo, Japan | | | | | [73] | Assignee: | Nippon Electric Co., Ltd., Tokyo,<br>Japan | | | | | [21] | Appl. No.: | 598,360 | | | | | [22] | Filed: | Apr. 12, 1984 | | | | | Related U.S. Application Data | | | | | | | [63] | Continuation of Ser. No. 304,583, Sep. 22, 1981, abandoned. | | | | | | [30] | Foreign Application Priority Data | | | | | | Sep. 22, 1980 [JP] Japan 55-132009 | | | | | | | | | | | | | | [58] | Field of Sea | 340/723, 726, 744, 748, 340/749, 750 | | | | | [56] References Cited | | | | | | | U.S. PATENT DOCUMENTS | | | | | | | 3 | 3,614,766 10/1 | 1966 Hagelbarger et al. 340/726 1971 Kievit 340/726 1973 Albrecht et al. 340/726 | | | | | 4,320,395 | 3/1982 | Meissen | 340/726 | |-----------|--------|--------------|---------| | 4,375,638 | 3/1983 | O'Keefe | 340/726 | | 4,386,410 | 5/1983 | Pandya et al | 340/726 | Primary Examiner—Marshall M. Curtis Attorney, Agent, or Firm—Laff, Whitesel, Conte & Saret ## 57] ABSTRACT A display control system has a memory for storing display information and a memory access circuit for reading display information out of this memory. This memory access circuit includes a first circuit in which a memory address is set, a second circuit for sequentially varying the memory address by a predetermined value, and a third circuit for adding to the memory address a preset value, which is different from the predetermined value. A control circuit gives a designation of the addresses to the memory, as a result of the cooperation of the second circuit and the third circuit. The control circuit can be achieved so that display information is read while a memory address may be varied by at least two different means (the second and third circuits above). Thus, it becomes possible to selectively designate a part of a memory region and to display the information of the selected memory region. ## 4 Claims, 9 Drawing Figures